Could I help you?
Reduced price! View larger

EIA JESD 82-29A:2010

New product

EIA JESD 82-29A:2010

Definition of the SSTE32882 Registering Clock Driver with Parity and Quad Chip Selects for DDR3/DDR3L/DDR3U RDIMM 1.5 V/1.35 V/1.25 V Applications

More details

$44.92

-56%

$102.08

More info

This standard defines standard specifications of DC interface parameters, switching parameters, and test loading for definition of the SSTE32882 registered buffer with parity for driving address and control nets on DDR3/DDR3L/DDR3U RDIMM applications. The purpose is to provide a standard for the SSTE32882 (see Note) logic device, for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use. NOTE The designation SSTE32882 refers to the part designation of a series of commercial logic parts common in the industry. This number is normally preceded by a series of manufacturer specific characters to make up a complete part designation.

Author EIA
Editor EIA
Document type Standard
Format File
ICS 35.220.99 : Other data storage devices
Number of pages 80
Replace EIA JESD 82-29 (2009-12)
Year 2010
Document history EIA JESD 82-29A (2010-12)
Country USA
Keyword EIA JESD 82;EIA 82;EIA 82.29A;82;EIA JESD82-29A